节点文献

高速VML收发器的研究与设计

【作者】 周祥福

【导师】 张国俊;

【作者基本信息】 电子科技大学 , 微电子学与固体电子学, 2011, 硕士

【摘要】 VML(电压模式逻辑)是一种高速差分接口技术,它具有高速、低噪声、低功耗、低成本等优点,在千兆位串行器解串器(Serdes)芯片中获得了广泛的应用。本文首先详细介绍了几种常用的高速差分接口技术LVDS、CML、LVPECL,然后将VML技术与它们进行比较,最终确定了以VML技术设计一款用于Serdes的收发器电路。电路采用TSMC 0.13um CMOS 1P7M工艺实现,可传输速率最高达2.7Gbps的串行数据。发送器VML主体驱动电路采用自偏置差分放大器及负反馈技术实现。由于信号在信道中传输时不可避免会有高频衰减,对输出差分信号进行了强度可调的预加重。针对Serdes芯片内核电平与I/O接口电平不同,设计了电平转换电路,仿真结果表明,工作频率为1.5GHz时输出信号占空比为50.7%。接收器VML高速采样接收电路选用了共模和差模输入范围比较大的基于敏感放大器的触发器实现,仿真结果表明,其传输延时Tcq只有147pS。为了保持信道阻抗的一致性,加入了片内阻抗匹配电路。最后,针对收发器系统中可能会出现各种错误状态,在接收器加入了信号丢失检测电路。论文最后给出了最终实现的收发器版图,并基于整个Serdes芯片使用安捷伦Infiniium 91304A示波器对收发器进行了测试,结果表明,本芯片在传输速率为1.5Gbps时收发器基本功能正确。

【Abstract】 VML(Voltage Mode Logic)high speed differential interface technology has several advantages, such as high speed, low noise, low power and low cost etc. So it is widely used in Gigabit Serdes.Based on the solid understanding of the difference of the common high-speed differential interface technology LVDS, CML, LVPECL, VML, a 2.7Gbps Transceiver has been designed and implemented in TSMC 0.13um 1P7M CMOS technology,which is used in Serdes.The VML driver of the transmitter has adopted a self-biased differential amplifier and negative feedback technique. Because of the inevitable high-frequency components attenuation of signal transmitting in the channel, a pre-emphasis circuit has been designed. A level-shifting circuit has been designed to meet the different voltage level between the core of chip and I/O interface. Simulation results show that the duty cycle of the output signal is 50.7% when the operating frequency is 1.5GHz.The VML high speed sampling circuit of the receiver has been implemented using a SAFF (Sense-Amplifier-based Flip-Flop), which has a large common mode and differential mode input range. Simulation results show that the delay between output data and clock is 147pS. In order to maintain a consistent channel resistance, a on-chip impedance matching circuitry has been designed. Finally, a loss of signal detection circuit has been designed to meet various errors state in the transceiver systemAt last, the layout of the transceiver has been realized in Virtuoso of cadence and the transceiver has been tested with Agilent Infiniium 91304A oscilloscope based on Serdes. Test results show that the transceiver can function well when the serial interface speed is 1.5Gbps.

节点文献中: