节点文献

用于高速光互连的光接收机前端放大电路设计

High Speed Front-end Amplifier Design for Optical Receiver of Optical Interconnection

【作者】 王奇志

【导师】 蔡觉平;

【作者基本信息】 西安电子科技大学 , 微电子学与固体电子学, 2009, 硕士

【摘要】 随着集成电路频率的提高,传统的电互连技术因为严重的损耗、串扰和阻抗匹配等问题,在印刷电路板(PCB)上传输10Gbps以上的信号非常困难,成为系统性能提高的瓶颈。而光互连技术因为高带宽、低损耗、无串扰、无阻抗匹配和电磁兼容问题等优势,是电互连技术理想的替代者。在用于光互连系统的几个功能电路中,构成光接收机前端放大电路的前置放大器和主放大器是两个关键电路。作为光接收机的关键部分,前置放大器的性能在很大程度上决定了整个光接收机的性能。在高速光纤传输系统中,广泛采用跨阻型前置放大器。本文采用了RGC结构作为跨阻放大器的输入端,克服了包括光探测器结电容在内的大寄生电容造成的带宽不够的问题。主放大器有两种实现方式:自动增益控制放大器和限幅放大器。由于限幅放大器具有设计简单、功耗低、芯片面积小和外接元件少的优点,本文选择限幅放大器的形式来实现光接收机的主放大器。限幅放大器采用共源级差分结构作为放大单元。放大单元之间采用直接耦合技术降低功耗。本文采用0.18μm CMOS工艺单片集成了2.5Gbps的光接收机前端放大电路。根据理论分析优化设计,并通过实际模拟,电路取得了较优的增益、带宽和功耗性能。文章详细的介绍了电路的设计、然后描述了对应电路的版图设计。在Cadence Virtuoso平台下的前仿真结果表明,本设计实现了所要求的速率和功耗。

【Abstract】 With the increasing of Integrated Circuits’Frequency, many problems appear, such as attenuation, cross-talk and impedance matching. It is very difficult to transmit electrical signals on PCB whose bit rate reached 10Gbps or above,which has become the bottleneck of the system performance. Compared to the electrical interconnection, optical interconnection is a good candidate due to its advantages of high bandwidth、low attenuation, no cross-talk, no impedance matching and low Electromagnetic Interference(EMI).In the building blocks of an optical interconnect system, the pre-amplifier and the main amplifier are the critical parts.The performance of a preamplifier has great effect on the performance of an optical receiver. Transimpedance pre-amplifiers are widely used in the high speed optical transmission systems. The preamplifier exploits the Regulated Cascode(RGC) configuration as the input stage, which isolates the large input parasitic capacitance including photodiode capacitance from the bandwidth determination.An Automatic Gain Control (AGC) amplifier or a limiting amplifier is generally used to realize the main amplifier. The latter was chosen to realize the main amplifier in our design since it has the features of simple topology, few areas and low power consumption. A differential common source amplifier is used as the basic amplifier. The direct-coupled technology is employed between different amplifier to reduce the power dissipation.The monolithic integrated front-end amplifier whose processing speed achieved 2.5Gbps was designed in SMIC 0.18μm CMOS technology. On the basis of theory analysis and design optimization, the circuit achieves high performance of gain, bandwidth and power dissipation.This paper firstly describe the circuit design and then introduce the layout of these circuits. The simulation results from Cadence Virtuoso suggest that the design achieves the needed speed and power consumption.

  • 【分类号】TN722;TN851
  • 【被引频次】3
  • 【下载频次】299
  • 攻读期成果
节点文献中: 

本文链接的文献网络图示:

本文的引文网络