节点文献

实时时钟RTC的IP研究

Study on IP of Real Time Clock

【作者】 贾维

【导师】 张玉明;

【作者基本信息】 西安电子科技大学 , 微电子学与固体电子学, 2009, 硕士

【摘要】 随着集成电路向着深亚微米的制造、设计技术的发展,集成电路已经步入高速发展的SOC时代。顺应信息产业的发展和市场需求,人们对芯片系统的性能提出了更高的要求,片上系统的规模越来越大。此时的设计问题已不再是单个芯片是否有能力容纳系统设计,而是设计如何跟上芯片设计复杂性的增长步伐,以及如何满足激烈的市场竞争对产品上市时间越来越苛刻的要求。在片上系统设计变得异常复杂的今天,基于芯核的设计已经成为EDA发展的必然趋势。开发具有自主知识产权的IP核则更具有广泛的应用前景。本文在智能监控SOC系统芯片平台下,对该SOC中的一个子IP模块实时时钟的IP核设计进行了深入研究。在介绍IP核的特点及可复用型IP核的设计方法及设计中的关键技术的基础上,对RTC模块进行了可复用IP软核的设计。将整个实时时钟系统划分为多个功能模块,介绍了各个子模块各自要实现的功能和部分模块的算法。通过对SOC设计中低功耗设计方法和可综合代码编写规则的研究,采用IP核重用技术和当前流行的VerilogHDL硬件描述语言设计,使用高层综合的方法对各个模块进行设计描述,利用EDA工具对系统进行了仿真综合,完成了RTC模块的软IP核的设计。本文研究的重点是基于该RTC IP软核设计的基础,结合设计中出现的相关问题,对RTC模块设计中的关键技术方法即多时钟域设计技术的研究。详细介绍了数字电路设计中的各种时钟和多时钟系统中常常碰到的亚稳态问题及解决方案。考虑到系统的稳定性和避免多时钟域中亚稳态现象的产生,重点研究了异步控制信号和数据通路的同步技术,给出了多种同步的电路设计方法和RTL实现方法,对不同时钟域信号做了分类描述并比较了各自特点,归纳总结了SOC设计中的时钟设计策略。这成为本文的创新点。

【Abstract】 As the development of the design and manufacture technology of nano-meter Integrated Circuit(IC), IC has come into the high-speed SOC (System On Chip) age. Higher request has been brought forward to the capability of the chip system, and scale of SOC is increasing for the demand of the information industry and market. The design problem is not whether a chip is able to accommodate to the system design, but whether the design can catch up with the increasing speed of complexity for a chip and meet the requirements that the market competition is strict with the time that produces come into market. Nowadays, a design based on chip cores has become a trend towards the EDA development. It is promising to develop IP (Intellectual Property) cores with independent intellectual property right.We have done some research on an IP core design of real time clock RTC based upon the intelligent monitor system SOC. A reused IP soft core is designed for the RTC module under the key design method and technology of the reused IP core. Firstly, the total clock system was divided into several function modules, whose functions and arithmetic were introduced. And then, through discussing the way of low power design in SOC and synthesizable coding, we used the IP core reuse technology and VerilogHDL, described the design of the modules by the high-level synthesis and simulated the system by the EDA. The design of RTC module’s IP soft core was finished.The key problem of the paper is the research of the multi-clock system and technology design, plus the problems during the design. The basic is the RTC IP soft core design. We introduced the clocks in the digital circuit design and presented some met-stable state phenomenon of the multi-clock system and how to solve. Considering the stability of the system and the met-stable state phenomenon in multiple clock system, the synchronous way of asynchronous control signal and the data path are researched, and we did some research on the design method of many synchronous circuits design and RTL, compared some kinds of clock system signals and summarized the clock design of the SOC. All above are the creative points of the paper.

  • 【分类号】TN402
  • 【被引频次】3
  • 【下载频次】245
节点文献中: 

本文链接的文献网络图示:

本文的引文网络