节点文献

基于FPGA的回波抵消器设计与实现

Designing and Implementation of Echo Canceller Based on FPGA

【作者】 曲冬

【导师】 殷福亮; 陈喆;

【作者基本信息】 大连理工大学 , 测试计量技术及仪器, 2007, 硕士

【摘要】 回波抵消器在免提电话、无线产品、IP电话、ATM语音服务和电话会议等系统中,都有着重要的应用。在不同应用场合对回波抵消器的要求并不完全相同,本文主要研究应用于电话系统中的电回波抵消器。电回波是由于语音信号在电话网中传输时由于阻抗不匹配而产生的。传统回波抵消器主要是基于通用DSP处理器实现的,这种回波抵消器在系统实时性要求不高的场合能很好的满足回波抵消的性能要求,但是在实时性要求较高的场合,其处理速度等性能方面已经不能满足系统高速、实时的需要。现代大容量、高速度的FPGA的出现,克服了上诉方案的诸多不足。用FPGA来实现数字信号处理可以很好地解决并行性和速度问题,且其灵活的可配置特性使得FPGA构成的DSP系统非常易于修改、测试和硬件升级。本文研究目标是如何在FPGA芯片上实现回波抵消器,完成的主要工作有:(1)深入研究了回波抵消器各模块算法,包括自适应滤波算法、远端检测算法、双讲检测算法、NLP算法、舒适噪声产生算法,并实现了这些算法的C程序。(2)深入研究了回波抵消器基于FPGA的设计流程与实现方法,并利用硬件描述语言Verilog HDL实现了各部分算法。(3)在QuartusⅡ和ModelSim仿真环境下对该系统进行模块级和系统级的功能仿真、时序仿真和验证。并在FPGA硬件平台上实现了该系统。(4)根据ITU-T G.168的标准和建议,对设计进行了大量的主、客测试,各项测试结果均达到或优于G.168的要求。

【Abstract】 In system such as handfree telephone, wireless production , IP telephone , ATM speech service, telephone conference and so on echo cancellation theory has its important application. The solution of echo canceller is different in some way. This paper is focused on electrics echo canceller in PSTN. Electrics echo is produced because impedence is unsuited when speech signal transmitted in PSTN.Echo canceller is usually implemented on DSP processor.Such echo canceller can meet performance of echo cancellation on the occasion that has lower request of real-time quality. But when the request of real-time is high, the performance such as processing speed can’t meet real-time realization. FPGA which has large capacity and high speed overcome the deficiencies as before mentioned. Using FPGA to implement digital signals processing can resolve the problem about parallel and speed. The characteristic of nimble disposition make the system easier to amend, test and promote.In this thesis, Echo canceller is implemented on FPGA. The main accomplished task of this theis concludes the following parts:1 .Researched all modules of adaptive echo canceller include adaptive filter, far detector, double talk detector, NLP, comfort noise generator, and then implemented using C language.2. Researched flow of designing and implementation methods, all parts of algorithms is completed in Verilog HDL.3.The whole system is functional and timing simulated in both ModelSim and Quartus II environments, and implemented in FPGA hardware platform.4.According to ITU-G.168, this echo canceller get kinds of testing. All the testing achieve desire.

【关键词】 回波抵消器Verilog HDLFPGAITU-T G.168
【Key words】 Echo CancellerVerilog HDLFPGAITU-T G.168
  • 【分类号】TN791;TN912.3
  • 【被引频次】5
  • 【下载频次】305
节点文献中: 

本文链接的文献网络图示:

本文的引文网络