节点文献

视频后处理芯片中核心算法的硬件实现及芯片的可测试性设计

【作者】 李铭

【导师】 朱小富;

【作者基本信息】 浙江大学 , 通信与信息系统, 2004, 硕士

【摘要】 数字电视是当前蓬勃发展的一个产业,是目前发达国家争夺激烈的一个技术制高点,反映了一个国家IT产业的综合实力。我国已在2003年全面启动了数字电视的产业化工作,2015年将全面完成由模拟到数字的过渡。 数字电视的接受机中,主要包括信道解调、信源解码、视频后处理三个核心芯片。其中,数字视频后处理芯片由于数字电视出现后,各种新业务的不断加入以及各类新颖显示终端的出现,目前尚无定型产品,是当前最有市场开发价值的数字电视核心芯片之一。 2002年6月至2003年12月,作为《视频后处理芯片设计》项目的核心设计开发人员,本人参与了该芯片的全部设计过程,主要负责前端设计、硬件实现和FPGA验证。 本文以视频后处理项目为依托,详细讨论了SOC芯片硬件设计中的核心及难点。前半部分着重于论述视频后处理芯片中的核心算法及其硬件实现方案,按先后顺序依次论述了基于运动补偿的时域递归去隔行算法,基于运动补偿的帧率提升算法和一种基于九抽头滤波器的色度瞬态改善(CTI)算法;后半部分着重论述了芯片的可测试性设计,并创造性的提出了利用FPGA搭建芯片自动测试(ATE)设备、利用芯片内的扫描链(Scan Chain)进行功能故障检测的方法,并取得了成功;同时还针对FPGA系统测试的困难,提出了一种基于并口EPP模式的FPGA系统调试方案。 本文的主要贡献在于针对视频后处理芯片的特点,对其核心算法及其硬件实做了详细的论述,重点讨论了算法硬件实现的方案和难点。另外,在芯片的可测试性方面,创造性地提出了利用芯片内部的扫描链进行功能故障测试的思想;在FPGA系统的调试方面,创造性地提出来利用计算机并口的EPP模式构建测试平台的思想,同时把这两种思想成功运用于芯片测试和验证中。

【Abstract】 Digital Television (Digital TV), as the third generation Television Technology, has become the most important industry in this century. It is now the focus of the technical contest all over the world. It reflects the general competence of a country’s IT technology. In our country, the DTV industry has already started in 2003, and by the time 2015 we will finish the transforming from Analog TV to Digital TV.There are altogether three main chips in the Digital TV’s receiver, the channel demodulating chip, the source decoding chip and the Post-process chip. With the appearance of various kinds of new functions and display devices, the Post-process chip has become the most valuable one in Digital TV. It is very important to design and manufact this chip with our own independent intelligence property both for marketing and financial reasons.From Jun.2002 to Nov.2003,1 had been an intern in the National Chip Technology Company. As a core engineer and developer in the Post-process Chip Project, I took part in the whole design process of this chip and accumulated a lot of knowledge, skills and experience in ASIC design and DTV techlonogy.This paper focuses on the core algorithms in the Post-Process Chip and their hardware realizations in ASIC. After that, it introduces the design for test techlonogy in this chip and some valuable and important methods of debugging and testing for both the chip and FPGA systems.The main contributions of this paper are discussing the core algorithms in Post-Process Chip and their implementations in ASIC. It also proposes some constructive ideas of the debugging and testing of the ASIC and FPGA systems.

  • 【网络出版投稿人】 浙江大学
  • 【网络出版年期】2004年 03期
  • 【分类号】TN949.1
  • 【被引频次】1
  • 【下载频次】361
节点文献中: 

本文链接的文献网络图示:

本文的引文网络